Published June 2006
| Published
Book Section - Chapter
Open
A low-power receiver with switched-capacitor summation DFE
Abstract
A low power receiver with a one tap DFE was fabricated in 90mm CMOS technology. The speculative equalization is performed using switched-capacitor-based addition directly at the front-end sample-hold circuit. In order to further reduce the power consumption, an analog multiplexer is used in the speculation technique implementation. A quarter-rate-clocking scheme facilitates the use of low-power front-end circuitry and CMOS clock buffers. At 10Gb/s data rate, the receiver consumes less than 6.0mW from a 1.0V supply.
Additional Information
© 2006 IEEE. Posted online: 2007-02-20. This work was supported by MPO contract H98230-04-C-0920.Attached Files
Published - EMAvlsic06.pdf
Files
EMAvlsic06.pdf
Files
(316.9 kB)
Name | Size | Download all |
---|---|---|
md5:cd086ee10f4930ed184748a193e4b20e
|
316.9 kB | Preview Download |
Additional details
- Eprint ID
- 10577
- Resolver ID
- CaltechAUTHORS:EMAvlsic06
- Maryland Procurement Office
- H98230-04-C-0920
- Created
-
2008-05-19Created from EPrint's datestamp field
- Updated
-
2023-03-15Created from EPrint's last_modified field