Published June 2013
| public
Book Section - Chapter
A 20Gb/s 136fJ/b 12.5Gb/s/μm on-chip link in 28nm CMOS
Chicago
Abstract
A high data rate, low power on-chip link in 28nm CMOS is presented. It features a double-sampling receiver with dynamic offset modulation and a capacitively-driven transmitter. The functionality of the link was validated using 4-7mm minimum-pitch on-chip wires. It achieves up to 20Gb/s of data rate (13.9Gb/s/μm) with BER<; 10^(-12). It has better than 136fJ/b of power efficiency at 10Gb/s. The total area of the transmitter and receiver is 1110μm^2.
Additional Information
© 2013 IEEE.Additional details
- Eprint ID
- 92871
- DOI
- 10.1109/RFIC.2013.6569576
- Resolver ID
- CaltechAUTHORS:20190213-083456432
- Created
-
2019-02-13Created from EPrint's datestamp field
- Updated
-
2023-03-15Created from EPrint's last_modified field