Published September 2012
| public
Book Section - Chapter
A 27-Gb/s, 0.41-mW/Gb/s 1-tap predictive decision feedback equalizer in 40-nm low-power CMOS
Chicago
Abstract
A new 1-tap predictive decision feedback equalizer (prDFE), implemented in 40-nm CMOS LP process, achieves 27-Gb/s operation with 0.41-mW/Gb/s power efficiency. The prDFE employs a novel quad-data rate sampling architecture to improve power efficiency while minimizing critical feedback path timing constraint of the equalizer to enable post-cursor inter-symbol interference (ISI) cancellation at high data-rate operations.
Additional Information
© 2012 IEEE.Additional details
- Eprint ID
- 73969
- Resolver ID
- CaltechAUTHORS:20170201-164230015
- Created
-
2017-02-02Created from EPrint's datestamp field
- Updated
-
2021-11-11Created from EPrint's last_modified field