Published December 2002
| public
Book Section - Chapter
Transistor sizing of energy-delay-efficient circuits
- Creators
- Pénzes, Paul I.
- Nyström, Mika
- Martin, Alain J.
- Other:
- LaPotin, David P.
Chicago
Abstract
This paper studies the problem of transistor sizing of CMOS circuits optimized for energy-delay efficiency, i.e., for optimal Etn where E is the energy consumption and t is the delay of the circuit, while n is a fixed positive optimization index that reflects the chosen trade-off between energy and delay. We propose a set of analytical formulas that closely approximate the optimal transistor sizes. We then study an efficient iteration procedure that can further improve the original analytical solution. Based on these results, we introduce a novel transistor sizing algorithm for energy-delay efficiency.
Additional Information
© 2002 ACM. The authors thank Catherine Wong and Karl Papadantonakis for many stimulating discussions. The research reported in this paper was sponsored by the Defense Advanced Research Projects Agency and monitored by the Air Force under contract F29601-00-K-0184.Additional details
- Eprint ID
- 72646
- Resolver ID
- CaltechAUTHORS:20161207-170651411
- Defense Advanced Research Projects Agency (DARPA)
- F29601-00-K-0184
- Created
-
2016-12-08Created from EPrint's datestamp field
- Updated
-
2021-11-11Created from EPrint's last_modified field