Limitations in Microelectronics - II. Bipolar Technology
- Creators
- Hoeneisen, B.
-
Mead, C. A.
Abstract
The physical phenomena which will ultimately limit miniaturization of planar bipolar integrated circuits are examined. The maximum packing density is obtained by minimizing the supply voltage and the size of the devices. The minimum transistor size is determined by junction breakdown, punch through and doping fluctuations. For circuits that are fully active the maximum number of circuit functions per chip is determined by power dissipation. The packing density of read-only memories becomes limited by the area occupied by devices and interconnections. The limitations of MOS and bipolar technologies are compared. It is concluded that read-only memories will reach approximately the same performance and packing density with MOS and bipolar technologies, while fully active circuits will reach the highest levels of integration with dynamic MOS or complementary MOS technologies.
Additional Information
© 1972 Pergamon Press. Received 1 December 1971; in revised form 12 January 1972. This work was supported in part by the Office of Naval Research and the General Electric Company.Attached Files
Updated - LimitationsInMicroelectronics--II_BipolarTechnology.pdf
Files
Name | Size | Download all |
---|---|---|
md5:0b0f0b394c585ce71b6dcbbcd2b49e89
|
2.2 MB | Preview Download |
Additional details
- Eprint ID
- 60553
- Resolver ID
- CaltechAUTHORS:20150927-233838341
- Office of Naval Research (ONR)
- General Electric
- Created
-
2015-09-29Created from EPrint's datestamp field
- Updated
-
2021-11-10Created from EPrint's last_modified field