Welcome to the new version of CaltechAUTHORS. Login is currently restricted to library staff. If you notice any issues, please email coda@library.caltech.edu
Published April 1979 | Published
Journal Article Open

Delay-time optimization for driving and sensing of signals on high-capacitance paths of VLSI systems

Abstract

ransmission of signals on large capacitance paths in a VLSI system may result in substantial degradation of the overall system performance. In this paper minimization of the delay times associated with driving and sensing signals from large capacitance paths by optimizing the fan-out factor of the driver stages, the gain of the input sensing stages, and the path voltage swing are examined. Examples of driving signals on a high capacitance path with two driving schemes are: a push-pull depletion-load driver chain and a fixed driver; and of sensing signals with two sensing schemes: a single-ended depletion-load inverter input stage and a balanced regenerative strobed latch are presented. We conclude that minimum delay time is achieved when the delay times of the successive stages of the driver chain, the high capacitance path, and the input sensing stage are comparable. In general, transmission time of signals in a system is minimized when the delay times of the different stages of the system are comparable.

Additional Information

© 1979 IEEE.

Attached Files

Published - 01480036.pdf

Files

01480036.pdf
Files (803.2 kB)
Name Size Download all
md5:0289792e2da0f31f3dda97cc1b322874
803.2 kB Preview Download

Additional details

Created:
September 15, 2023
Modified:
March 5, 2024