VLSI Architecture and Design
- Creators
- Johnsson, Lennart
Abstract
Integrated circuit technology is rapidly approaching a state where feature sizes of one micron or less are tractable. Chip sizes are increasing slowly. These two developments result in considerably increased complexity in chip design. The physical characteristics of integrated circuit technology are also changing. The cost of communication will be dominating making new architectures and algorithms both feasible and desirable. A large number of processors on a single chip will be possible. The cost of communication will make designs enforcing locality superior to other types of designs. Scaling down feature sizes results in increase of the delay that wires introduce. The delay even of metal wires will become significant. Time tends to be a local property which will make the design of globally synchronous systems more difficult. Self-timed systems will eventually become a necessity. With the chip complexity measured in terms of logic devices increasing by more than an order of magnitude over the next few years the importance of efficient design methodologies and tools become crucial. Hierarchical and structured design are ways of dealing with the complexity of chip design. Structered design focuses on the information flow and enforces a high degree of regularity. Both hierarchical and structured design encourage the use of cell libraries. The geometry of the cells in such libraries should be parameterized so that for instance cells can adjust there size to neighboring cells and make the proper interconnection. Cells with this quality can be used as a basis for "Silicon Compilers".
Additional Information
Presented at National Electronics Conference Chicago, Illinois, October, 1980. The research described in this paper was sponsored by the Defense Advanced Research Projects Agency, ARPA Order number 3771, and monitored by the Office of Naval Research under contract number N00014-79-C-0597Attached Files
Submitted - 3857_TM_80.pdf
Files
Name | Size | Download all |
---|---|---|
md5:0422f2349ea01e67a94bcedd9246458f
|
988.9 kB | Preview Download |
Additional details
- Eprint ID
- 30164
- Resolver ID
- CaltechAUTHORS:20120418-110634950
- Defense Advanced Research Projects Agency (DARPA)
- 3771
- Office of Naval Research (ONR)
- N00014-79-C-0597
- Created
-
2012-04-18Created from EPrint's datestamp field
- Updated
-
2019-10-03Created from EPrint's last_modified field
- Caltech groups
- Computer Science Technical Reports
- Series Name
- Computer Science Technical Memorandum
- Series Volume or Issue Number
- 1980.3857