Welcome to the new version of CaltechAUTHORS. Login is currently restricted to library staff. If you notice any issues, please email coda@library.caltech.edu
Published January 1, 1983 | public
Report Open

RTsim: A register transfer simulator

Lam, Jimmy

Abstract

The growing complexity and size of VLSI processors are demanding extremely accurate, yet efficient, simulation facilities for microcode debugging, logic verification, and system integration. However, reliance on mask iterations to remedy problems on a chip not only raises costs, but also extends the design cycle. Simulation justifies itself in both the turn around time and the design cost. Gate level simulation is one method for reducing errors in a chip design. However, gate level simulation of large designs are extremely expensive, and sometimes impossible when the gate level representation is not known. This thesis attempts to solve this problem by providing a functional level approach, consisting of a register transfer description language, an embedded functional modeling language, a reconfigurable assembler, and a functional simulation program. Mixed-level simulation capability is also provided by allowing the replacement of a functional unit by a transistor network which is being simulated by a switch-level logic simulator.

Files

5081_TR_83.pdf
Files (6.8 MB)
Name Size Download all
md5:3a2779373bdc877a375536bfe91c1835
3.2 MB Preview Download
md5:a97f4b19beef55d5e4e1bdc7464b15b1
3.6 MB Download

Additional details

Created:
August 19, 2023
Modified:
December 22, 2023