Welcome to the new version of CaltechAUTHORS. Login is currently restricted to library staff. If you notice any issues, please email coda@library.caltech.edu
Published January 2, 2003 | Submitted
Report Open

A Fault Tolerant Integrated Circuit Memory

Abstract

Most commercially produced integrated circuits are incapable of tolerating manufacturing defects. The area and function of the circuits is thus limited by the probability of faults occurring within the circuit. This thesis examines techniques for using redundancy in memory circuits to provide fault tolerance and to increase storage capacity. A hierarchical memory architecture using multiple Hamming codes is introduced and analysed to determine its resistance to manufacturing defects. The results of the analysis indicate that substantial yield improvement is possible with relatively modest increases in circuit area. Also, the architecture makes it possible to build larger memory circuits than is economically feasible without redundancy.

Attached Files

Submitted - TR_3761_80.pdf

Files

TR_3761_80.pdf
Files (2.4 MB)
Name Size Download all
md5:3e5516068aea618cc5c8f9d7ad463e81
2.4 MB Preview Download

Additional details

Created:
August 19, 2023
Modified:
January 13, 2024